# **CUDA Memory Model 3**

Prof. Seokin Hong

### **Agenda**

- Matrix Multiplication
  - o Basic Version
  - o Tiled Version
- Review: Memory Hierarchy
- Importance of Memory Access Efficiency
- GPU Memory Hierarchy
- Improving Tiled Matrix Multiplication
- Impact of Memory on Parallelism

**Improving Tiled Matrix Multiplication** 

### **Review: Matrix Multiplication**

■ C<sub>ij</sub> = dot product of A<sub>i</sub> and B<sub>j</sub>

$$\mathbf{C} = \begin{bmatrix} c_{00} & c_{01} & c_{02} & c_{03} & c_{04} \\ c_{10} & c_{11} & c_{12} & c_{13} & c_{14} \\ c_{20} & c_{21} & c_{22} & c_{23} & c_{24} \\ c_{30} & c_{31} & c_{32} & c_{33} & c_{34} \\ c_{40} & c_{41} & c_{42} & c_{43} & c_{44} \end{bmatrix} = \begin{bmatrix} a_{00} & a_{01} & a_{02} & a_{03} & a_{04} \\ a_{10} & a_{11} & a_{12} & a_{13} & a_{14} \\ a_{20} & a_{21} & a_{22} & a_{23} & a_{24} \\ a_{30} & a_{31} & a_{32} & a_{33} & a_{34} \\ a_{40} & a_{41} & a_{42} & a_{43} & a_{44} \end{bmatrix} \cdot \begin{bmatrix} b_{00} & b_{01} & b_{02} & b_{03} & b_{04} \\ b_{10} & b_{11} & b_{12} & b_{13} & b_{14} \\ b_{20} & b_{21} & b_{22} & b_{23} & b_{24} \\ b_{30} & b_{31} & b_{32} & b_{33} & b_{34} \\ b_{40} & b_{41} & b_{42} & b_{43} & b_{44} \end{bmatrix}$$

$$c_{31} = \begin{bmatrix} a_{30} & a_{31} & a_{32} & a_{33} & a_{34} \end{bmatrix} \cdot \begin{bmatrix} b_{01} \\ b_{11} \\ b_{21} \\ b_{31} \\ b_{41} \end{bmatrix}$$

### Review: Row-major Matrix Layout in C/C++

logical layout:



physical layout: 1D array



■ re-interpret:



#### **Review: CPU version**

calculate matrix multiplication on CPU

```
//calculation code
for (int y = 0; y < WIDTH; ++y) {
          for (int x = 0; x < WIDTH; ++x) {
                     int sum = 0;
                    for (int k = 0; k < WIDTH; ++k) {
                               sum += a[y][k] * b[k][x];
                    c[y][x] = sum;
```

|   |                  | <b>≻</b> X       |                  |                  |
|---|------------------|------------------|------------------|------------------|
|   | M <sub>0,0</sub> | M <sub>0,1</sub> | M <sub>0,2</sub> | M <sub>0,3</sub> |
|   | M <sub>1,0</sub> | M <sub>1,1</sub> | M <sub>1,2</sub> | M <sub>1,3</sub> |
| y | M <sub>2,0</sub> | M <sub>2,1</sub> | M <sub>2,2</sub> | M <sub>2,3</sub> |
|   | M <sub>3,0</sub> | M <sub>3,1</sub> | M <sub>3,2</sub> | M <sub>3,3</sub> |

| $\begin{bmatrix} 0 \\ 1 \\ 2 \\ 3 \\ 4 \end{bmatrix}$ | 1 | 2 | 3 | 4  | 0 | 1 | 2 | 3 | 4 |
|-------------------------------------------------------|---|---|---|----|---|---|---|---|---|
| 1                                                     | 2 | 3 | 4 | 5  | 1 | 2 | 3 | 4 | 5 |
| 2                                                     | 3 | 4 | 5 | 6  | 2 | 3 | 4 | 5 | 6 |
| 3                                                     | 4 | 5 | 6 | 7  | 3 | 4 | 5 | 6 | 7 |
| 4                                                     | 5 | 6 | 7 | 8_ | 4 | 5 | 6 | 7 | 8 |

#### **Review: GPU version**

- use WIDTH \* WIDTH threads
- Kernel code

```
__global___ void mulKernel(int* c, const int* a, const int* b, const int WIDTH) {
        int x = threadldx.x;
        int y = threadldx.y;

        int i = y * WIDTH + x;

        int sum = 0;
        for (int k = 0; k < WIDTH; ++k) {
            sum += a[y * WIDTH + k] * b[k * WIDTH + x];
        }
        c[i] = sum;
}
```





#### **Review: GPU version with Tiling**

- Divide a matrix into multiple tiles and assign each tile to each block
- Kernel code

```
__global___ void matmul(float* c, const float* a, const float* b, const int width) {
    int y = blockldx.y * blockDim.y + threadldx.y;
    int x = blockldx.x * blockDim.x + threadldx.x;
    float sum = 0.0F;
    for (register int k = 0; k < width; ++k) {
            float lhs = a[y * width + k];
            float rhs = b[k * width + x];
            sum += lhs * rhs;
        }
        c[y * width + x] = sum;
}
```



#### **Review: CUDA Memory Hierarchy**

- Each thread can:
  - per-thread registers
    - (~1 cycle)
  - per-block shared memory
    - (~5 cycles)
  - per-grid global memory
    - (~500 cycles)
  - o per-thread local memory
    - (~500 cycles)
    - actually, located on the global memory



- per-grid constant memory
  - (~5 cycles with caching)
  - Read-only, allocated by host on device, cached on on-chip memory (fast)

## **Matrix Multiplication**

Each thread performs global memory access



### **Tiled Matrix Multiplication**

- Divide a result matrix into multiple tiles
- Assign each tile to each thread block
- Threads within a thread block can share data

■ But, each thread still performs global memory access





TILE\_WIDTH

### **Use shared memory!**

- Load each element of input matrices into Shared Memory
   so that several threads use the elements stored in the shared memory to reduce global memory accesses
- Use tiled approach





### **Matrix Multiplication with Shared Memory**

- Divide a result matrix into multiple tiles
- Assign each tile to each thread block
- Divide input matrices into multiple tiles
- Load the tiles of input matrices to the shared memory
- Threads within a thread block can share the elements stored in the shared memory





## Matrix Multiplication with Shared Memory(Cont'd)

- Divide a result matrix into multiple tiles
- Assign each tile to each thread block
- Divide input matrices into multiple tiles
- Load the tiles of input matrices to the shared memory
- Threads within a thread block can share the elements stored in the shared memory





## Matrix Multiplication with Shared Memory(Cont'd)

- Divide a result matrix into multiple tiles
- Assign each tile to each thread block
- Divide input matrices into multiple tiles
- Load the tiles of input matrices to the shared memory
- Threads within a thread block can share the elements stored in the shared memory





## Work for Block (0,0), TILE\_WIDTH = 2

$$\bullet \quad C_{00} = A_{00} * B_{00} + A_{01} * B_{10} + A_{02} * B_{20} + A_{03} * B_{30}$$

$$\bullet \quad C_{01} = A_{00} * B_{01} + A_{01} * B_{11} + A_{02} * B_{21} + A_{03} * B_{31}$$

• 
$$C_{10} = A_{10} * B_{00} + A_{11} * B_{10} + A_{12} * B_{20} + A_{13} * B_{30}$$

$$\bullet \quad C_{11} = A_{10} * B_{01} + A_{11} * B_{11} + A_{12} * B_{21} + A_{13} * B_{31}$$



| B <sub>0,0</sub> | B <sub>0,1</sub> | B <sub>0,2</sub> | B <sub>0,3</sub> |
|------------------|------------------|------------------|------------------|
| B <sub>1,0</sub> | B <sub>1,1</sub> | B <sub>1,2</sub> | B <sub>1,3</sub> |
| B <sub>2,0</sub> | B <sub>2,1</sub> | B <sub>2,2</sub> | B <sub>2,3</sub> |
| B <sub>3,0</sub> | B <sub>3,1</sub> | B <sub>3,2</sub> | B <sub>3,3</sub> |
| 1                | 1                |                  |                  |

| у | = | 0 |
|---|---|---|
| у | = | 1 |

| A <sub>0,0</sub> | A <sub>0,1</sub> | A <sub>0,2</sub> | A <sub>0,3</sub> |
|------------------|------------------|------------------|------------------|
| A <sub>1,0</sub> | A <sub>1,1</sub> | A <sub>1,2</sub> | A <sub>1,3</sub> |
| A <sub>2,0</sub> | A <sub>2,1</sub> | A <sub>2,2</sub> | A <sub>2,3</sub> |
| A <sub>3,0</sub> | A <sub>3,1</sub> | A <sub>3,2</sub> | A <sub>3,3</sub> |

|                  | V                |                  |                  |
|------------------|------------------|------------------|------------------|
| C <sub>0,0</sub> | C <sub>0,1</sub> | C <sub>0,2</sub> | C <sub>0,3</sub> |
| C <sub>1,0</sub> | $C_{1,1}$        | C <sub>1,2</sub> | C <sub>1,3</sub> |
| C <sub>2,0</sub> | C <sub>2,1</sub> | C <sub>2,2</sub> | C <sub>2,3</sub> |
| C <sub>3,0</sub> | C <sub>3,1</sub> | C <sub>3,2</sub> | C <sub>3,3</sub> |

$$\bullet \quad C_{00} = A_{00} * B_{00} + A_{01} * B_{10} + A_{02} * B_{20} + A_{03} * B_{30}$$

$$\bullet \quad C_{01} = A_{00} * B_{01} + A_{01} * B_{11} + A_{02} * B_{21} + A_{03} * B_{31}$$

$$\bullet$$
  $C_{10} = A_{10} * B_{00} + A_{11} * B_{10} + A_{12} * B_{20} + A_{13} * B_{30}$ 



Load the elements (tile) of matrix A and B to the shared memory!



Calculate the partial sum for each element of the matrix C (result) with the elements stored in the shared memory

- $\bullet \quad C_{00} = A_{00} * B_{00} + A_{01} * B_{10} + A_{02} * B_{20} + A_{03} * B_{30}$
- $C_{10} = A_{10} * B_{00} + A_{11} * B_{10} + A_{12} * B_{20} + A_{13} * B_{30}$
- $\bullet$   $C_{11} = A_{10} * B_{01} + A_{11} * B_{11} + A_{12} * B_{21} + A_{13} * B_{31}$



Calculate the partial sum for each element of the matrix C (result) with the elements stored in the shared memory

- $\bullet \quad C_{00} = A_{00} * B_{00} + A_{01} * B_{10} + A_{02} * B_{20} + A_{03} * B_{30}$
- $\bullet \quad C_{01} = A_{00} * B_{01} + A_{01} * B_{11} + A_{02} * B_{21} + A_{03} * B_{31}$
- $\bullet$   $C_{10} = A_{10} * B_{00} + A_{11} * B_{10} + A_{12} * B_{20} + A_{13} * B_{30}$
- $\bullet \quad C_{11} = A_{10} * B_{01} + A_{11} * B_{11} + A_{12} * B_{21} + A_{13} * B_{31}$



Load the elements (tile) of matrix A and B to the shared memory!



Calculate the partial sum for each element of the matrix C (result) with the elements stored in the shared memory



Calculate the partial sum for each element of the matrix C (result) with the elements stored in the shared memory

#### **Loading an Input Tile**

- All threads in a thread block participate
  - loads one tile of matrix A and one tile of matrix B
- 2D indexing for accessing tile 0
  - bx = blockldx.x, by = blockldx.y
  - tx = threadIdx.x, ty = threadIdx.y
  - o gy = by \* TILE WIDTH + ty
  - o gx = bx \* TILE\_WIDTH + tx
  - A[gy][0\*TILE\_WIDTH+tx]
  - B[0\*TILE\_WIDTH+ty][gx]



by

**WIDTH** 

TILE\_WIDTH



threadIdx.y

## Loading an Input Tile (cont'd)

- All threads in a thread block participate
  - loads one tile of matrix A and one tile of matrix B
- 2D indexing for accessing tile 1
  - bx = blockldx.x, by = blockldx.y
  - tx = threadIdx.x, ty = threadIdx.y
  - o gy = by \* TILE WIDTH + ty
  - $\circ$  gx = bx \* TILE WIDTH + tx
  - A[gy][1\*TILE\_WIDTH+tx]
  - B[1\*TILE WIDTH+ty][gx]



1

threadIdx.y

TILE\_WIDTH-1

tx

#### **Loading an Input Tile**

- All threads in a thread block participate
  - loads one tile of matrix A and one tile of matrix B
- 2D indexing for accessing tile m
  - bx = blockldx.x, by = blockldx.y
  - tx = threadIdx.x, ty = threadIdx.y
  - o gy = by \* TILE WIDTH + ty
  - $\circ$  gx = bx \* TILE WIDTH + tx
  - A[gy][m\*TILE\_WIDTH+tx]
  - B[m\*TILE\_WIDTH+ty][gx]





m

tx

**WIDTH** 

### **Tiled Matrix Multiplication Kernel**

```
global void matmul(float* g C, const float* g A, const float* g B, const int width) {
__shared__ float s_A[TILE_WIDTH][TILE_WIDTH];
shared float's B[TILE WIDTH][TILE WIDTH];
int by = blockldx.y; int bx = blockldx.x;
int ty = threadldx.y; int tx = threadldx.x;
int gy = by * TILE WIDTH + ty; // global y index
int gx = bx * TILE WIDTH + tx; // global x index
float sum = 0.0F;
for (register int m = 0; m < width / TILE WIDTH; ++m) {
  // read into the shared memory blocks
  s_A[ty][tx] = g_A[gy * width + (m * TILE_WIDTH + tx)];
                                                                                     B
  s_B[ty][tx] = g_B[(m * TILE_WIDTH + ty) * width + gx];
  syncthreads();
  // use the shared memory blocks to get the partial sum
  for (register int k = 0; k < TILE WIDTH; ++k) {
     sum += s_A[ty][k] * s_B[k][tx];
                                                               A
   syncthreads();
g C[gy * width + gx] = sum;
                                                                                           TILE_WIDTH
                                                                                            WIDTH
                                                                          WIDTH
```

### Use of Barriers in mat\_mul

- Two barriers per phase:
  - \_\_syncthreads() after all data is loaded into \_\_shared\_\_ memory
  - \_\_syncthreads() after all data is read from \_\_shared\_\_ memory

```
_global__ void matmul(float* g_C, const float* g_A, const float* g_B, const int width) {
__shared__ float s_A[TILE_WIDTH][TILE_WIDTH];
shared float's B[TILE WIDTH][TILE WIDTH];
for (register int m = 0; m < width / TILE WIDTH; ++m) {
  // read into the shared memory blocks
   s A[ty][tx] = g A[gy * width + (m * TILE WIDTH + tx)];
   s B[ty][tx] = g B[(m * TILE WIDTH + ty) * width + gx];
   syncthreads();
  // use the shared memory blocks to get the partial sum
   for (register int k = 0; k < TILE WIDTH; ++k) {
     sum += s_A[ty][k] * s B[k][tx];
   __syncthreads();
g_C[gy * width + gx] = sum;
```

#### **Block Size Consideration**

- Each thread block should have many threads
  - TILE\_WIDTH of 16 gives 16\*16 = 256 threads
  - TILE\_WIDTH of 32 gives 32\*32 = 1024 threads
- For 16, each block performs 2\*256 = 512 float loads from global memory for 256 \* (2\*16) = 8,192 operations (mul & add).
  - 8,192 op / 512 load = 16 op / load
- For 32, each block performs 2\*1024 = 2048 float loads from global memory for 1024 \* (2\*32) = 65,536 mul/add operations
  - 65,536 op / 2,048 load = 32 op / load



B

### **Block Size Consideration (cont'd)**

- Suppose each SM has 48KB shared memory
  - Shared memory size is implementation dependent!
  - For TILE\_WIDTH = 16,
    - each thread block uses 2\*256\*4B = 2KB of shared memory
    - 2 tiles, 256 elements in a tile, element size is 4B
    - SM potentially have up to 24 active thread blocks
      - This allows up to 24 \* 2 \* 256 = 12K pending loads
         (2 per thread, 256 threads per block)
  - For TILE\_WIDTH = 32,
    - each thread blocks uses 2\*32\*32\*4B= 8KB of shares memory
    - 2 tiles, 32\*32 elements in a tile, element size is 4B
    - SM potentially have up to 6 active thread blocks
      - This allows up to 6 \* 2 \* 1024 = 12K pending loads.
         (2 per thread, 1,024 threads per block)

Streaming Multiprocessor (SM)



**CUDA Cor** 

```
#include <cstdio>
#include <stdlib.h> // for rand(), malloc(), free()
#include "common.h"
#include <sys/time.h>
//CUDA kernel size settings
const int WIDTH =
                                      1024:
                                                   // total width is 1024*1024
const int TILE WIDTH = 32; // block will be (TILE WIDTH, TILE WIDTH)
const int GRID WIDTH = (WIDTH / TILE WIDTH); // grid will be (GRID WDITH, GRID WDITH)
//random data generation
void genData(float* ptr, unsigned int size) {
 while (size--) {
    *ptr++ = (float)(rand() % 1000) / 1000.0F;
```

```
_global___ void matmul(float* g_C, const float* g_A, const float* g_B, const int width) {
shared float's A[TILE WIDTH][TILE WIDTH];
__shared__ float s_B[TILE_WIDTH][TILE_WIDTH];
int by = blockldx.y; int bx = blockldx.x;
int ty = threadIdx.y; int tx = threadIdx.x;
int gy = by * TILE_WIDTH + ty; // global y index
int gx = bx * TILE WIDTH + tx; // global x index
float sum = 0.0F;
for (register int m = 0; m < width / TILE WIDTH; ++m) {
  // read into the shared memory blocks
  s A[ty][tx] = g A[gy * width + (m * TILE WIDTH + tx)];
  s B[ty][tx] = g B[(m * TILE WIDTH + ty) * width + gx];
  syncthreads();
  // use the shared memory blocks to get the partial sum
  for (register int k = 0; k < TILE WIDTH; ++k) {
     sum += s A[ty][k] * s B[k][tx];
    syncthreads();
g C[gy * width + gx] = sum;
```

```
int main(void) {
 float* pA = NULL;
 float* pB = NULL;
 float* pC = NULL;
 struct timeval start time, end time;
  // malloc memories on the host-side
  pA = (float*)malloc(WIDTH * WIDTH * sizeof(float));
  pB = (float*)malloc(WIDTH * WIDTH * sizeof(float));
  pC = (float*)malloc(WIDTH * WIDTH * sizeof(float));
  // generate source data
  genData(pA, WIDTH * WIDTH);
  genData(pB, WIDTH * WIDTH);
  // CUDA: allocate device memory
  float* pAdev = NULL;
  float* pBdev = NULL;
  float* pCdev = NULL;
  CUDA CHECK( cudaMalloc((void**)&pAdev, WIDTH * WIDTH * sizeof(float)) );
  CUDA CHECK( cudaMalloc((void**)&pBdev, WIDTH * WIDTH * sizeof(float)) );
  CUDA CHECK( cudaMalloc((void**)&pCdev, WIDTH * WIDTH * sizeof(float)) );
  // copy from host to device
  CUDA CHECK( cudaMemcpy(pAdev, pA, WIDTH * WIDTH * sizeof(float),
                                                  cudaMemcpyHostToDevice) );
  CUDA CHECK( cudaMemcpy(pBdev, pB, WIDTH * WIDTH * sizeof(float),
                                                  cudaMemcpyHostToDevice) );
```

```
//get current time
  cudaThreadSynchronize();
  gettimeofday(&start time, NULL);
 // CUDA: launch the kernel
  dim3 dimGrid(GRID WIDTH, GRID_WIDTH, 1);
  dim3 dimBlock(TILE WIDTH, TILE WIDTH, 1);
  matmul <<< dimGrid, dimBlock>>>(pCdev, pAdev, pBdev, WIDTH);
  CUDA CHECK( cudaPeekAtLastError() );
  //get current time
  cudaThreadSynchronize();
  gettimeofday(&start_time, NULL);
  double operating time = (double)(end time.tv sec)+(double)(end time.tv usec)/1000000.0-
((double)(start time.tv sec)+(double)(start time.tv usec)/1000000.0);
  printf("Elapsed: %f seconds\n", (double)operating time);
  // copy from device to host
  CUDA CHECK( cudaMemcpy(pC, pCdev, WIDTH * WIDTH * sizeof(float), cudaMemcpyDeviceToHost) );
  // free device memory
  CUDA CHECK( cudaFree(pAdev) );
  CUDA CHECK( cudaFree(pBdev) );
  CUDA CHECK( cudaFree(pCdev) );
  // print sample cases
  int i, j;
  i = 0: i = 0:
 printf("c[%4d][%4d] = %f\n", i, j, pC[i * WIDTH + j]);
            i = WIDTH / 2; j = WIDTH / 2;
 printf("c[\%4d][\%4d] = \%f\n", i, j, pC[i * WIDTH + j]);
            i = WIDTH - 1; j = WIDTH - 1;
 printf("c[%4d][%4d] = %f\n", i, j, pC[i * WIDTH + j]);
 // done
  return 0;
```

### Comparisons

- Matrix multiplication with CPU
  - o 6.7 sec

- Tiled matrix multiplication kernel
  - o 0.00676 sec
- Tiled matrix multiplication kernel using shared memory
  - o 0.005275 sec

### **Agenda**

- Matrix Multiplication
  - o Basic Version
  - o Tiled Version
- Review: Memory Hierarchy
- Importance of Memory Access Efficiency
- GPU Memory Hierarchy
- Improving Tiled Matrix Multiplication
- Impact of Memory on Parallelism

### Memory Resources as Limit to Parallelism

- Effective use of different memory resources reduces the number of accesses to global memory
- But, these resources are finite!
- More memory space each thread requires
  - → the fewer threads an SM can accommodate
  - → the fewer threads run concurrently on an SM
  - → fewer number of warps available for scheduling
  - → decreasing the ability of the processor to find useful work to hide long-latency operations



### Memory Resources as Limit to Parallelism

#### The number of registers per thread limits the level of parallelism

- o ex) SM can accommodate up to 1536 threads and have 16384 registers
  - To support 1536 threads, each thread can use only 10 registers (=16384/1536)
  - If each thread uses 11 registers, the number of threads concurrently executed in each SM will be reduced
  - If each block contains 512 threads, two blocks can be concurrently executed
     → Only 1024 threads will be executed concurrently → low occupancy

#### Shared memory usage per block limits the level of parallelism

- ex) SM can accommodate up to 8 blocks, 1536 threads, and have 16KB shared memory
  - If each block uses 3KB of shared memory, no more than 5 blocks can be concurrently executed in each SM.
    - > 5\*3KB= 15KB of the shared memory will be used
  - If each block contains 256 threads and uses 2KB of shared memory, no more than 6 blocks can be concurrently executed in each SM
    - > 6\*2KB = 12KB of the shared memory will be used

#### Next?

#### Performance Consideration

- More on Memory Parallelism
- Warps and SIMD Hardware
- Dynamic Partitioning of Resources

O ..